# Lab 3: Basic I/O, Timers and Interrupts

For ECSE 324: Computer Organization

Report Written by
Antoine Wang (260766084)
Alfred Wang (260771591)

Due Nov 17<sup>th</sup> at 5PM McGill University

# 1. Basic I/O

The first section of this lab is to implement basic input/output interfaces in assembly language for the system to access the input generated by the DEC-SO1 machine.

## 1.1 Slider switches

The algorithm of reading the input of slider switches is straight forward. Directly go to the memory location which holds the sliders' status (0xFF200040) and load it into the return register, the bit string in form of one-hot coding will be returned.

#### **1.2 LEDs**

The reading of LED lights' status is similar to what described in 1.1. For writing, a certain string of bit patterns indicating which light will be on needed to be stored to the memory location holding the LED status (0xFF200000) so that the light can be enabled. The writing is done by using STR in assembly.

## 1.3 HEX displays

Overall, the essence of writing to the HEX displays on the board is same as the writing for LEDs. However, since the HEX display has a more complicated arrangement of memory, the writing algorithm need to be slightly adjusted. There are two words in memory holding 6 HEX displays in total, illustrated by the code segment below.

```
equ HEX_3_0_BASE, 0xFF200020
equ HEX_5_4_BASE, 0xFF200030
```

Another thing to notice is that the input, which selects which HEX display to change, is a enumeration using one-hot coding. Thus, if we want to change HEXO, HEX2 and HEX5 at the same time, we input "HEXO|HEX2|HEX5" as the argument and the corresponding bit pattern will be 100101. The ones on bit 0, 2 and 5 maps the choice. In the assembly implementation, we use this feature and designed a loop which shifts the input bit pattern one at a time to check through all 6 HEX displays. If a 1 exists, meaning the HEX is selected, then the program will enter a branch to find the corresponding 8 bits in memory. Then, the bit pattern will also be shifted to align with that 8 bits. Taking HEX clear ASM as an example.

To check which HEX is chosen, we use the following loop.

```
clear_LOOP:

CMP R3, #6
BEQ clear_check_lwr_upr
AND R4, R0, #1 // compare the lower bit of R0 (one hot coded HEX)
CMP R4, #1 // See if the Hex is selected

BEQ clear_check_lwr_upr
ASR R0, R0, #1 // SHift R0 right one bit to check the next input
ADD R3, R3, #1 // update counter
B clear_LOOP
```

To find corresponding memory location, we used a code block shown below.

```
clear_check_lwr_upr:

MOV R6, R3

CMP R3, #3

LDRGT R1, =HEX_5_4_BASE // If 4-5, point R1 to register hloding HEx 4-5

SUBGT R3, R3, #4

MOV R5, #0xFFFFFFF00

// Generate a corrector with last 8 bits padded 0

B clear_align
```

Then we use AND, the bit wise operation to clear all bits in the corresponding position. The rest bits holding the status for other HEX displays, which should not be changed, are ANDed with 1 to maintain its status. Code below shows how the zeros are targeted to the right position.

Finally, we store the pattern (which is in R5) to the memory location and finish the writing.

The rest two methods HEX\_flood\_ASM and HEX\_write\_ASM are almost identical operations as clearing. The only difference is that for flood, instead of changing all bits to zero, we need to enable all segments by setting those to ones. Opposite to AND with zero, for flood we use ORR with one.

What happens in HEX\_write\_ASM is that we first clear the chosen HEX, then we ORR the desired pattern into the memory using a similar loop. The way we transfer the input character (an ASCII value) into the HEX pattern is that we implement a switch loop listing all 16 possibilities. Take input '0' as example:

```
case_0:

CMP R1, #48 // ASCII value of char '0'

BNE case_1

MOV R5, #0x3F

B write_loop
```

To sum up, the manipulation of the HEX display is straightforward. What makes it more challenging is that, first, we have to have a loop so that multiple selection of HEX is viable. Then, we constantly encounter errors when we use the command "STRB" (store byte) in assembly. We assume that partially tweak the values in a word causes internal errors or interruptions which causes random numbers contaminates the memory. This is the reason why we move the clear pattern step by step, each times by 8 bit, to align with the chosen HEX and always store the entire 32 bit pattern.

## 1.4 Push Button

There are three main parts for the section of pushbuttons. The first part is to access the data register of the pushbuttons. The second part is to access the pushbutton edge-capture register. And the third part is to access the pushbutton interrupt mask register. There are corresponding addresses for data, mask

and edge of the four pushbuttons on the DE1-SoC board (shown below). The general ideal for implementation of all these functionalities is to access and rewrite the data in corresponding memories.

```
2 .equ PUSH_BUTTON_DATA, 0xFF200050
3 .equ PUSH_BUTTON_MASK, 0xFF200058
4 .equ PUSH_BUTTON_EDGE, 0xFF20005C
```

For the push button data, there are two subroutines in this part, which are read\_PB\_data\_ASM and PB\_data\_is\_pressed\_ASM. The implementation of PB\_data\_ASM is straightforward, we simply load the pushbutton data from PUSH\_BUTTON\_DATA address and get the first four one-hot bits of the data loaded to get the status of each pushbutton. The implementation of PB\_data\_is\_pressed\_ASM is slightly more complex. As the code shown below, the subroutine will take an input (R0) of desired pushbutton status. Then we get the current status of the pushbuttons and compare it with the desired status. If current status is the desired status, return 1; otherwise, return 0.

```
PB_data_is_pressed_ASM:

LDR R1, =PUSH_BUTTON_DATA //Load the address of "PUSH_BUTTON_DATA" to R1

LDR R2, [R1] //Load the contents of the pushbutton into R1

AND R2, R2, R0 //check if the designated button is pressed

CMP R2, R0

MOVEQ R0, #1 //if pressed, R0 has value 1

MOVNE R0, #0 //if not pressed, R0 has value 0

BX LR //exit subroutine
```

For PB edge, there are three subroutines in this part, which are read\_PB\_edgecap\_ASM, PB\_edgecap\_is\_pressed\_ASM and PB\_clear\_edgecap\_ASM. The implementation of read\_PB\_edgecap\_ASM is almost the same as PB\_data\_ASM, the only difference is that, instead of reading data from PUSH\_BUTTON\_DATA, data is loaded from PUSH\_BUTTON\_EDGE. The implementation of PB\_edgecap\_is\_pressed\_ASM and PB\_data\_is\_pressed\_ASM are similar in the same manner. For the implementation of PB\_clear\_edgecap\_ASM, a little trick is used to make the code much shorter. According to the manual of the board, "writing any value to the Edgecapture register [can set] all bits of the Edgecapture register to zero". Therefore, as the code shown below, instead of setting each bit back to 0, we simply write any value to PUSH\_BUTTON\_EDGE and edgecapture register will be cleared automatically.

```
49 PB_clear_edgecap_ASM:
50 LDR R1, =PUSH_BUTTON_EDGE //Load the address of "PUSH_BUTTON_EDGE" to R1
51 MOV R2, R0 // Give R2 a value
52 STR R2, [R1] //store any value will reset
53 BX LR //exit subroutine
```

For PB interruption, there are two subroutines in this part, which are enable\_PB\_INT\_ASM and disable\_PBINT\_ASM. The implementation of these two subroutines are straightforward and similar. The general idea is to get the data in PUSH\_BUTTON\_MASK and change corresponding bits to 1 for enabling or 0 for disabling. The corresponding bits are determined from the input, which is in R0 in these cases.

## 2. Timers

There are three main parts for this section, each has one subroutine. The first part is used to config timers using a subroutine called HPS\_TIM\_config\_ASM. The second part is responsible for reading the interrupt status of the timer using a subroutine called HPS\_TIM\_read\_INT\_ASM. The third part is responsible for resetting the interrupt status of the timer using a subroutine called

HPS\_TIM\_clear\_INT\_ASM. The general idea for all these subroutines is to access the correct memory location and rewrite the data to desired ones. There are 4 timers on the board, with the addresses shown below.

```
2 //base addresses of timers
3 .equ TIME0, 0xFFC08000
4 .equ TIME1, 0xFFC09000
5 .equ TIME2, 0xFFD00000
6 .equ TIME3, 0xFFD01000
```

To config timers (HPS\_TIM\_config\_ASM), all four timers will be checked if they are in use or not. As the code shown below, if the timer is in use, we load the timer into R2, and then we initialize the correct M, I, E bits to the designated timer.

```
//configuration section

LDR R4, [R0, #0x8] //Load "LD_en" from HPS_TIM_config_t instance

AND R4, R4, #0x6 //change E bit to 0, keep others the same

STR R4, [R2, #0x8] //update the control byte of the timer

LDR R4, [R0, #0x4] //Load timeout from HPS_TIM_config_t instance

STR R4, [R2] //Config Timeout

LDR R4, [R0, #0x8] //Load "LD_en" from HPS_TIM_config_t instance

LSL R4, R4, #1 //shift Left by 1 bit (M bit)

LDR R5, [R0, #0xC] //Load "INT_en" from HPS_TIM_config_t instance

LSL R5, R5, #2 //shift Left by 2 bits (I bit)

LDR R6, [R0, #0x10] //Load "enable" from HPS_TIM_config_t instance

ORR R7, R4, R5

ORR R7, R4, R5

ORR R7, R7, R6 //Get the correct initialization for M, I and E

STR R7, [R2, #0x8] //update control byte of timer
```

For subroutine **HPS\_TIM\_read\_INT\_ASM**, we will check the interrupt status of a given timer. To implement this, we first find out which timer is needed to be check, and then get the S-bit of the timer, and finally return it as the output of the method. The code below shows the access of the S-bit of a timer. (R2 holds the timer address)

```
S9 LDR R3, [R2, #0x10] //Load S-bit of the timer
```

Subroutine **HPS\_TIM\_clear\_INT\_ASM** is responsible for clearing designated timers given by the input from R0. According to the manual of the board, there is a short path to clear each timer. Instead of changing each bit to desired values for clearing the timer, we can simply read the F-bit of each timer, and the timer will be cleared automatically. The code below shows the access of the F-bit of a timer. (R2 holds the timer)

```
LDR R4, [R2, #0xC] //Reading F bit automatically clears the entire timer
```

# 3. Interruption

In order to handle interrupts, we need to tell the program what to execute when an interruption occurs, which is why there exists the Interrupt Service Routine (ISR). For this lab, interrupt will only occur when the timer needs to be updated or a push button is pushed. Therefore, only HPS\_TIMO\_ISR and FPGA\_PB\_KEYS\_ISR need to be modified.

As the code for **HPS\_TIMO\_ISR** shown below, each time there is an interrupt for the timer, we clear the interrupt and set the interrupt flag to 1, so that the main.c file can know that there is an interrupt for the timer.

As the code for FPGA\_PB\_KEYS\_ISR shown below, each time there is an interrupt for the pushbutton (press or release), we will read the edge status of the pushbutton, set the pushbutton flag to 1, and clear the status of the button for future uses.

```
FPGA_PB_KEYS_ISR:

PUSH {LR} //Push LR to stack

BL read_PB_edgecap_ASM //Get pushbuttons which are pressed

LDR R1, =pb_int_flag

STR R0, [R1] //Set flag to value of push button

BL PB_clear_edgecap_ASM //Clear edgecap to reset interrupt

BL PB_Clear_edgecap_ASM //Clear edgecap to reset interrupt

POP {LR} //pop_LR from stack

MEX LR //exit subroutine
```

# 4. Overall Implementation in C

For the timer implementation in C, we use the internal counter implement on the DEC-SO1 machine. We configure the 100MHz machine to have a period of 1M so that every 0.01s a cycle is complete. Then we increment the variable for the stopwatch.

The main difference between two stopwatch configurations is that one is asynchronous while the other has a continuous polling loop. For the first timer, we list the two internal timers we used (TIM0 and TIM1) which the first operating at 0.01s and the second one polling at 5 microseconds. In another word, every 5 microseconds TIM1 will finish its countdown and check the push button.

Using interruption, we discover that the behavior of the timer becomes asychronous, meaning that the system needs not to poll the push button reading at any time. Instead, the program will be halted when

a button press exists and the timer will respond correspondingly. In this way, the system's resource is highly saved since the 5-microsecond polling is revoked. The interruption timer thus has higher performance.

```
//When a pb is pressed, it generate a interruption
//Machine will read the status of which button is pressed
//and return the corresponding pb automatically
if (pb_int_flag != 0){
    if(pb_int_flag == 1) // pb0 is START
        isStart = 1;
    else if(pb_int_flag == 2) // PB1 is stop
        isStart = 0;
    else if(pb_int_flag == 4 ){ // PB2 is reset
```